## CS & IT ENGINEERING

COMPUTER ORGANIZATION
AND ARCHITECTURE

**Instruction & Addressing Modes DPP 01 Discussion Notes** 





#Q. Consider a system which support only 2 address instructions only, and supports word addressable memory. The memory has total capacity of 2MB with word size of 4 Bytes. The system supports 350 distinct instructions. How many memory locations are required to store each instruction in the memory?







#Q. Consider a system which support only 2 address instructions only, and supports word addressable memory. The memory has total capacity of 2MB with word size of 4 Bytes. The system supports 350 distinct instructions. If a program has 500 instructions, which is stored in the memory then the amount of memory required to store the entire program is \_\_\_\_ bytes?



#Q. The word addressable memory of a computer has 256K words of 32-bit each. The computer has an instruction format with four fields; an operation code field, a mode field to specify one of 8 addressing modes, a register address field to specify one of the 64 processor registers and a memory address field.

The bits for each field required in instruction format if the instruction is stored exactly in one word in memory?

- A Opcode: 5, Addressing mode: 3, Register: 6, Memory address: 20
- Opcode: 3, Addressing mode: 3, Register: 6, Memory address: 20
- Opcode: 5, Addressing mode: 3, Register: 6, Memory address: 18
  - Opcode: 3, Addressing mode: 3, Register: 6, Memory address: 18







#Q. A digital computer has a memory unit with 32-bits per word. The instruction set consists of 240 different operations. All the instructions have an operation code part (opcode) and an address part (allowed for only 1 address). Each instruction is stored in one word of memory. The maximum allowable size of memory (word addressable) is \_\_\_\_\_Mbytes?





no. of cells in mem. = 
$$2^{4}$$
  
mem. size =  $2^{24} * 32$  bits  
=  $2^{4} * 4B$   
=  $2^{4} * 2^{2}B$   
=  $2^{24} * 2^{2}B$   
=  $2^{26}B$   
=  $6^{4}MB$ 



#Q. Consider a system which supports 2-address and 1-address instructions. The system uses 16 bits instructions and 5-bits addresses. If there are total 32 2-address instructions then maximum how many 1-address instructions can be formulated?





#Q. Consider a system which supports 3-address, 2-address and 1 -address instructions. It has 32-bit instructions with 8-bits addresses. If there are 254 3-address instructions and 1024 1-address instructions, then maximum how many 2-address instructions can be formulated?







#Q. Consider a system which supports 2-address and 1-address instructions. The system has 18 bits instructions. If there are  $\sqrt[7]{2}$ -address instructions and  $\sqrt{1152}$  1-address instructions, then the maximum size of memory

supported by system is \_\_\_\_bytes?

2-add. inst<sup>n</sup> 18-bits \_\_\_\_

opcode 9.1 9.2 4 7 7 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 + 4 1 +

No. of cells = 
$$2^{7}$$
  
Mem. Size  
=  $2^{7} * 13$   
=  $128B$ 

## [MCQ]



#Q. Consider a system which supports 2-address, 1-address and 0-address instructions. The system has 'i' bits instructions and 'a' bits addresses. If there are 'x' 2-address instructions and 'y' 1-address instructions then which of the following is correct for maximum number of 0-address instructions supported by system?

$$2^i - 2^{2a} x - y2^a$$

$$2 - add$$

$$0 \neq 0 de$$

$$1 - 2a$$

$$2 - 2a$$

$$1 - 2a$$

$$2 - 2a$$

$$1 - 2a$$

$$2 - 2a$$

1-add. opcode i-2a used unused = 2<sup>1-a</sup> 0- add. op code

## Ans = 19



#Q. Consider there are 4 types of instructions in system:

Type 1: One opcode and 2 registers

Type 2: One opcode and 1 register

Type 3: One opcode and 1 memory address

Type 4: One opcode, 1 register and 1 memory address

Number of registers in CPU= $(128) = 2^7 \Rightarrow \text{Reg.} = 7 \text{ lits}$ 

Total instrs = 15 + 20 + 12 + 14 = 61opcode = 6 - bits

Maximum instruction length: 32bits (Variable length instructions supported)

Total Instructions: Type-1: 15, Type-2: 20, Type-3: 12, Type-4: 14 Maximum memory address size = 19 bits

Type 3 Type 2 Type 1 rem. opcode opcode Reg. 1 opcode Reg! Reg. 2 26 19 6 6 6 32 25 13 bits 20 bits Type 4 mem. Reg. opcode 26 19 bits 6

32





#Q. Consider a register-based architecture system which can support maximum 2-address instructions. For this system the following intermediate code is going to be converted in machine code. Minimum how many registers are required in system so that the code can run without register spill?

$$t1 = X + Y$$

$$t2 = Z * 2$$

$$t3 = t2 + A$$

$$t4 = t3 - t1$$

$$t5 = t4 + t3$$

$$R| \leftarrow X$$

$$R| \leftarrow R| + R|$$

$$R| \leftarrow R$$

Note: X, Y, A and Z are memory operands; and consider first operand as destination operand and there is no any optimization done by compiler.



## THANK - YOU